IPM-BCH
BCH Encoder/Decoder IP Core
Overview
Nand Flash write cycles are limited. An ECC detects and corrects failed operations, increasing the lifetime of the Nand Flash memory. For Nand Flash-based data storage, using an ECC is mandatory to ensure data validity. IP-Maker’s powerful IPM-BCH is based on the BCH algorithm.
The IP-Maker BCH Encoder/Decoder is full-featured with multiple parameters to fit your own needs in FPGA and SoC designs. In fact IPM-BCH Encoder/Decoder is fully configurable, allowing to it reach the best latency or the smallest footprint.
-
IPM-BCH for NandFlash Storage
- up to 84 error-bits / block
- configurable block size
- IPM-BCH for short code
- option to be full asynchronous
- option to be in 3 clock cycles
- fully configurable
- latency
- data path
- error number
- packet size

- Full hardware implementation for maximum performance, encoding, error detection and correct
- Balanced performance/gatecount
- All Galois fields covered
- Validated IP reducesTime-To-Market
For design that uses shorter packets and codes, a subset of our prevalidated and improved IPM-BCH is available to protect your private datas.